Name: Adithya M SRN: PES1UG20CS621 SEC: K

## mproc.v

```
module ir (input wire clk, reset, load, input wire [15:0] din, output wire [15:0] dout);

dfrl dfrl 0 (clk, reset, load, din['h0], dout['h0]);

dfrl dfrl1 (clk, reset, load, din['h1], dout['h1]);

dfrl dfrl2 (clk, reset, load, din['h1], dout['h2]);

dfrl dfrl3 (clk, reset, load, din['h3], dout['h3]);

dfrl dfrl4 (clk, reset, load, din['h4], dout['h4]);

dfrl dfrl5 (clk, reset, load, din['h6], dout['h6]);

dfrl dfrl6 (clk, reset, load, din['h6], dout['h7]);

dfrl dfrl7 (clk, reset, load, din['h7], dout['h7]);

dfrl dfrl8 (clk, reset, load, din['h9], dout['h9]);

dfrl dfrl9 (clk, reset, load, din['h9], dout['h9]);

dfrl dfrl1 a (clk, reset, load, din['h9], dout['h9]);

dfrl dfrl1 (clk, reset, load, din['h8], dout['h8]);

dfrl dfrl1 dfrl6 (clk, reset, load, din['h8], dout['h8]);

dfrl dfrl1 dfrl6 (clk, reset, load, din['h8], dout['h8]);

dfrl dfrl1 dfrl6 (clk, reset, load, din['h8], dout['h8]);

dfrl dfrl6 (clk, reset, load, din['h8], dout['h8]);

dfrl dfrl6 (clk, reset, load, din['h8], dout['h8]);

dfrl dfrl6 (clk, reset, load, din['h8], dout['h8]);

endmodule
 module control_logic (input wire clk, reset, input wire [15:0] cur_ins, output wire [2:0] rd_addr_a, rd_addr_b, wr_addr, output wire [1:0] op, output wire pc_inc, load_ir, wr_reg);
                   assign rd_addr_a[0] = cur_ins[0];
assign rd_addr_a[1] = cur_ins[1];
assign rd_addr_a[2] = cur_ins[2];
                  assign rd_addr_b[0] = cur_ins[3];
assign rd_addr_b[1] = cur_ins[4];
assign rd_addr_b[2] = cur_ins[5];
                   assign wr_addr[0] = cur_ins[6];
assign wr_addr[1] = cur_ins[7];
assign wr_addr[2] = cur_ins[8];
                   assign op[0] = cur_ins[9];
assign op[1] = cur_ins[10];
                    wire t1,t2,t3;
                   or3 o1(cur_ins[11],cur_ins[12],cur_ins[13],t1);
or3 o2(cur_ins[14],cur_ins[15],t1,t2);
invert o3(t2,t3);
                   invert o3(t2,t3);
dfsl g1(clk,reset,1'b1,pc_inc,load_ir);
dfrl g2(clk,reset,1'b1,load_ir,pc_inc);
and2 o4(pc_inc, t3,wr_reg);
 module mproc (input wire clk, reset, input wire [15:0] ins, output wire [15:0] addr);
     wire pc_inc, cout; wire [2:0] rd_addr_a, rd_addr_b, wr_addr; wire [1:0] op; wire [15:0] cur_ins, d_out_a, d_out_b;
     pc pc_0 (clk, reset, pc_inc, 1'b0, 1'b0, 16'b0, addr);
ir in_0 (clk, reset, load_ir, ins, cur_ins);
control_logic control_logic_0 (clk, reset, cur_ins, rd_addr_a, rd_addr_b, wr_addr, op, pc_inc, load_ir, wr_reg);
reg_alu reg_alu_0 (clk, reset, 1'b1, wr_reg, op, rd_addr_a, rd_addr_b, wr_addr, 16'b0, d_out_a, d_out_b, cout);
mproc mem.v
  module ram_128_16 (input wire clk, reset, wr, input wire [6:0] addr, input wire [15:0] din, output wire [15:0] dout);
        reg [0:127] ram [15:0];
       initial begin
              ram[0]=16'0000100;
              ram[1]=16'0001201;
```

```
module ram_128_16 (input wire clk, reset, wr, input wire [6:0] addr, input wire [15:0] din, output wire [15:0] dout);
  reg [0:127] ram [15:0];

initial begin
  ram[0]=16'o000100;
  ram[1]=16'o001201;
  ram[2]=16'o002321;
  ram[3]=16'o003432;
  end
  always @(wr) ram[addr]=din;
  assign dout=ram[addr];
endmodule

module mproc_mem (input wire clk, reset);
  wire [15:0] addr; wire [15:0] ins;

ram_128_16 ram_128_16_0 (clk, reset, 1'b0, addr[6:0], 16'b0, ins);
  mproc mproc_0 (clk, reset, ins, addr);
endmodule
```

## Output:

